Which are processor, memory, and Ilo periphers.

E. S concepts

Notes

Notes

TEE Tagk

Compating system is a system that consists of three min conformats

which are processor, memory, and I/o peripheral

what is on Enelded system. An endedded system is a consting

system that has a delicated functions within larger mechanical system that has adelicated functions within larger mechanical or electrical system. It is ambedded as a last of a conslete device often including electrical, electronic and mechanika SYSten.

## Come ting system confunents.

## I Processor:

- Processor is the heart of an embedded system.
- It's responsible for Performing instructions.

### 2 Memory:

- The main Fretion is to- store program and the agreet data until they are needed
- Embedded staten Pro Dra ming instructions are stored on a real-out-merry (ROM) or Flagh menory chils.

## 3 Inpatloatet Piritheras:

- The main Function of TIO Peripherals is interacting with the feat time environment



## Entedded system Insurertution techniques:

- There's two wass to inflement an embedded system:-

## I SB ( SYStin on bootd):

- sed for development these because it has the ability to be modified

## 2 SOC 6545+en on chil):

- It's used in Production Phase because it can't be modified.

Trestruction Set Archtictowe CTSA:

Trestruction Set is a table which has some needers to so recognite the instruction set is a table which has some needers to so its recognite that the instruction set is a table which has some needers to so recognite the instruction is a table which has some needers to so recognite the instruction is a table which has some needers to recognite the instruction operation, every processor has its own ISA that could be processed and executed by

· Every instruction set has its own with binost representation which is called "op code"

-Types:

1- conslex in truction set ar intectute (cisc)

the processor. I have the

2- Reduced instruction set architecture (RISC)

3- one Instruction set architecture (OISC)

4- Zero instruction set or chitecture ( ZISC)

tion obsit the last ofertion accord

#### RISC;

. In this ISA the instruction set has a Few instructions and Few hardware circuits to hardle operations,

#### CISC

· In this ISA the imptraction set has an any instruction out many complex hardware circuits.

## Processor register bank:

- steel + Puffose registers:
  - Program conter (PC);
- · This figister sowes the Pointer volul

Pointing to Flagh of Stesses.

| • The Volue of PC is incremented by                       | PC     |  |
|-----------------------------------------------------------|--------|--|
| one a-to-notically after Fotching the recent instruction. | ACC    |  |
| - Instruction registere TR):                              | AMI DO |  |
| e This register is sel to stored the                      | GPA,   |  |

- Joseph Co. State S.
  - Fetched in struction before decoling.

- Accordator register (ACC):
  - · This register stores the outlet of the last operation executed in the ALU.
- = Process status word (PSW);
  - · This register has some FIRES which express some in Formation about the Last oferation occided.

- General Pur Pose registers (GPRS):
  - Nigh-steed accessing variable that is defined by "register"

    Key work by the user.

#### nemost the season and the

#### Types:

its data when the applied voltage is removed like CRAM.

## - Dynamic memory (DRAM);

- · This type of RAM is made of coloritors
- a long time to be Fully charged and refreshing circuit is necessary need to keep data and Fron Losing.



# -Static RAM (SRAM): (SRAM)

- · This mode free of RAM is made of transistors.
- The main disadvantage of this type is that transistors have high cost, but main advantage is that they are very Fost because there's no need to recharge.
- · Non-volatile memory: The non-volatile removy is a type of nemory which keeps the data even it the applied-voltage is removed.

## - Non- Volotile RAM ENVRANT:-MASSING

Power source to emble RAM to keeps its data when
the external power source is ct off, sinely by connecting
the RAM to a bottery.

esof twee NVRAM: This technique makes use of brown-out 1
detector that can keep tracking the sully voltage at 1
the moment it senses a voltage drop indicating a ct off
of system power it tells the Processor which in two will
transfer all the data from the RAM to the Rom, but
this technique is only applicable of the system has a flash
driver to emble the Processor to write in Rom.

#### - Read only MEMORY (ROM):

- emosker Rom: it's the First memory has been manufactured, this minory is programmed by the Factor on 19, and of coase it's the cheater type.
- Programed by the wer, but only for one time.
- Exosoble programmble Rom (EPROM): This tyle can be
  Programed several times, but its data is exasted by whereviolet rows Cyuz.
  - \* what hasterd to some missiles that F 34Pt inported during the was of 8th october may they live always as hereey in the heaven.
- Electrically Erogable Programmable Rom (EEPROM); This type can be programmed several times and its data can be crosed by electric signals.
- Flosh remoties: Flosh memories are based on MosfET transistars
  with an additional gate called Floating gate. This gate is

  Positioned between two isolation laters that enable it to store
  electrons even if the Power is cut-off.